A Hybrid Deterministic/Genetic Test Generator to Improve Fault Effectiveness and Reduce CPU Time Run

dc.contributor.authorCruz, Alfredo
dc.date.accessioned2022-06-22T16:29:46Z
dc.date.available2022-06-22T16:29:46Z
dc.date.issued2004
dc.descriptionVolumen 11, Número 1, Abril 2004en_US
dc.description.abstractThis paper focuses on an evolutionary algorithm (EA) approach in the development of effective test vector generation for single and multiple fault detection in VLSI circuits. The genetic operators (selection, crossover, and mutation) are applied to the CNF-satisfiability problem for the generation of test vectors for growth faults in Programmable Logic Arrays (PLAs). The CNF-constraints satisfaction problem has several advantages over other approaches used for PLA testing. The method proposed eliminates the possibility of intersecting a redundant growth term with a valid candidate test vector. Deterministic procedures are used to allow the identification of untestable faults and to improve the fault coverage. This hybrid deterministic/genetic test generator helps improve fault effectiveness and reduce CPU time run. Experimental results have confirmed that the number of untestable faults identified contributed to test generation effectiveness.en_US
dc.identifier.citationCruz, A. (2004). A Hybrid Deterministic/Genetic Test Generator to Improve Fault Effectiveness and Reduce CPU Time Run. Politechne, 11(1), 33-40.en_US
dc.identifier.urihttp://hdl.handle.net/20.500.12475/1583
dc.language.isoenen_US
dc.publisherPolytechnic University of Puerto Ricoen_US
dc.relation.haspartSan Juanen_US
dc.relation.ispartofRevista Politechne;
dc.rights.holderEsta Junta Editorial y la Universidad Politécnica de Puerto Rico hacen constar y reconoce que los autores de los artículos, obras literarias y artísticas publicadas en esta Revista Politechnê, se reservan enteramente los derechos de autor y de publicación de los mismos para los efectos de cualquier ventualidad literaria, publicitaria o de cualquier índole.en_US
dc.rights.licenseAll rights reserveden_US
dc.subject.lcshGenetic algorithms en_US
dc.subject.lcshPolytechnic University of Puerto Rico--Faculty--Researchen_US
dc.subject.lcshProgrammable logic devices
dc.titleA Hybrid Deterministic/Genetic Test Generator to Improve Fault Effectiveness and Reduce CPU Time Runen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
PUPR_SJU_CEAH_Publicaciones_Revista Politechne_Vol11_Num01_Abril 2004_P33-P40_Alfredo Cruz_Article.pdf
Size:
1.09 MB
Format:
Adobe Portable Document Format
Description:
PUPR_SJU_CEAH_Publicaciones_Revista Politechne_Vol11_Num01_Abril 2004_P33-P40_Alfredo Cruz_Article

License bundle

Now showing 1 - 1 of 1
License Image
Name:
license.txt
Size:
1.63 KB
Format:
Item-specific license agreed upon to submission
Description: